VCCO64, VCCO65, VCCO66 ->> max. 1.8V (HP bank’s)

MIO[29..26] -> P1TAG1
CHANGES REV01 to REV02

1) Added MAC EEPROM (slave address)
2) LIB components update
3) Fixed SD Card connection
4) Fused sense connection from DCDC
5) Made correct power connection for VCU (removed DCDC, added resistors and caps like as Xilinx recommended)
6) Added resistors for variants (ZU+ with/without VCU)
7) Added termination resistors (240Ω) to VRP pins for all HP-banks

CHANGES REV02 to REV03

1) Fixed VCU connection: add additional DCDC (0.9V)
2) LIB components update
3) Change package 1K resistors (0402 -> 0201)
4) Added LEDs (1x user LED, 1x LED for ERR_STATUS, 1x LED for ERR_OUT)
5) Change obsolete 2xSPI Flash (256MBit) -> 2xSPI Flash (512MBit)
6) Added additional DCDCs (PL_VCCINT_IO, PS_FP0V85)
7) Changed DCDC (U5) 6A (optional 4A)